Performance optimization of high-K pocket hetero-dielectric TFET using improved geometry design

dc.AffiliationOctober University for modern sciences and Arts MSA
dc.contributor.authorElshamy, Abdelrahman
dc.contributor.authorShaker, Ahmed
dc.contributor.authorElogail, Yasmine
dc.contributor.authorSalem, Marwa S
dc.contributor.authorEl Sabbagh, Mona
dc.date.accessioned2024-02-13T13:55:58Z
dc.date.available2024-02-13T13:55:58Z
dc.date.issued2024-02
dc.description.abstractThis study explores the optimization of a hetero-dielectric tunnel field-effect transistor (HDTFET) structure to improve device performance. By incorporating a high-k oxide pocket in a portion of the source-side gate insulator, a local minimum in the conduction band edge is induced at the source-channel interface. This technique leads to improved tunneling rates and increased current handling capability. The simulation analysis focuses on optimizing the position and dimension of the high-k dielectric pocket to enhance key device characterization metrics such as ON-state current (ION), ON-to-OFF-state current ratio (ION/IOFF), subthreshold swing (SS), and cutoff frequency (fT). The resulting optimized design for a 30 nm-channel length involves a pocket shift of 1 nm and a pocket length of 12 nm. This configuration achieves a remarkable ON current of 55 µA/µm, which is 30 times higher than that of a conventional TFET. Importantly, other analog performance parameters remain unaffected, with fT surpassing 175 GHz for the 30 nm-channel. Additionally, transient analysis is conducted by applying a resistive load inverter circuit to a pulse input. The fall propagation delay (tphl) exhibits a greater than two orders of magnitude enhancement, along with improved overshoot voltage (VP) compared to a TFET without a pocket. The study further explores the impact of supply scaling on transient parameters. Optimal pocket scalability concerning channel length is found to be 40% for pocket length and approximately 2.5% for pocket shift relative to the source-channel interface. The proposed design significantly enhances DC and analog as well as circuit-level metrics compared to the traditional uniform gate oxide TFET.en_US
dc.description.urihttps://www.scimagojr.com/journalsearch.php?q=13907&tip=sid&clean=0
dc.identifier.doihttps://doi.org/10.1016/j.aej.2024.01.072
dc.identifier.otherhttps://doi.org/10.1016/j.aej.2024.01.072
dc.identifier.urihttp://repository.msa.edu.eg/xmlui/handle/123456789/5843
dc.language.isoenen_US
dc.publisherAlexandria Universityen_US
dc.relation.ispartofseriesAlexandria Engineering Journal;91 (2024) 30–38
dc.subjectCutoff frequency; Hetero-dielectric TFET; High-K pocket; Inverter circuit; ON/OFF current ratio; Subthreshold swingen_US
dc.titlePerformance optimization of high-K pocket hetero-dielectric TFET using improved geometry designen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
3.pdf
Size:
5.06 MB
Format:
Adobe Portable Document Format
Description:

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
51 B
Format:
Item-specific license agreed upon to submission
Description: