Performance optimization of high-K pocket hetero-dielectric TFET using improved geometry design
dc.Affiliation | October University for modern sciences and Arts MSA | |
dc.contributor.author | Elshamy, Abdelrahman | |
dc.contributor.author | Shaker, Ahmed | |
dc.contributor.author | Elogail, Yasmine | |
dc.contributor.author | Salem, Marwa S | |
dc.contributor.author | El Sabbagh, Mona | |
dc.date.accessioned | 2024-02-13T13:55:58Z | |
dc.date.available | 2024-02-13T13:55:58Z | |
dc.date.issued | 2024-02 | |
dc.description.abstract | This study explores the optimization of a hetero-dielectric tunnel field-effect transistor (HDTFET) structure to improve device performance. By incorporating a high-k oxide pocket in a portion of the source-side gate insulator, a local minimum in the conduction band edge is induced at the source-channel interface. This technique leads to improved tunneling rates and increased current handling capability. The simulation analysis focuses on optimizing the position and dimension of the high-k dielectric pocket to enhance key device characterization metrics such as ON-state current (ION), ON-to-OFF-state current ratio (ION/IOFF), subthreshold swing (SS), and cutoff frequency (fT). The resulting optimized design for a 30 nm-channel length involves a pocket shift of 1 nm and a pocket length of 12 nm. This configuration achieves a remarkable ON current of 55 µA/µm, which is 30 times higher than that of a conventional TFET. Importantly, other analog performance parameters remain unaffected, with fT surpassing 175 GHz for the 30 nm-channel. Additionally, transient analysis is conducted by applying a resistive load inverter circuit to a pulse input. The fall propagation delay (tphl) exhibits a greater than two orders of magnitude enhancement, along with improved overshoot voltage (VP) compared to a TFET without a pocket. The study further explores the impact of supply scaling on transient parameters. Optimal pocket scalability concerning channel length is found to be 40% for pocket length and approximately 2.5% for pocket shift relative to the source-channel interface. The proposed design significantly enhances DC and analog as well as circuit-level metrics compared to the traditional uniform gate oxide TFET. | en_US |
dc.description.uri | https://www.scimagojr.com/journalsearch.php?q=13907&tip=sid&clean=0 | |
dc.identifier.doi | https://doi.org/10.1016/j.aej.2024.01.072 | |
dc.identifier.other | https://doi.org/10.1016/j.aej.2024.01.072 | |
dc.identifier.uri | http://repository.msa.edu.eg/xmlui/handle/123456789/5843 | |
dc.language.iso | en | en_US |
dc.publisher | Alexandria University | en_US |
dc.relation.ispartofseries | Alexandria Engineering Journal;91 (2024) 30–38 | |
dc.subject | Cutoff frequency; Hetero-dielectric TFET; High-K pocket; Inverter circuit; ON/OFF current ratio; Subthreshold swing | en_US |
dc.title | Performance optimization of high-K pocket hetero-dielectric TFET using improved geometry design | en_US |
dc.type | Article | en_US |