Design modified architecture for MCS-51 with innovated instructions based on VHDL

Loading...
Thumbnail Image

Date

2013-12

Journal Title

Journal ISSN

Volume Title

Type

Article

Publisher

ELSEVIER SCIENCE BV

Series Info

AIN SHAMS ENGINEERING JOURNAL;Volume: 4 Issue: 4 Pages: 723-733

Scientific Journal Rankings

Abstract

This paper introduces two new complex instructions over the application with specific instruction set processor. For the MCS-51 family, utilizing a reserved bit, and the unused machine code "A5h'' we can modify the conventional instruction set architecture (ISA) and develop two macro instructions for data manipulation. One of them is to move a block of data from specific memory locations to any other memory locations, while the other developed instruction is to obtain maximum byte-value within a group of 8-bytes and load it into the Accumulator. There are two basic steps to achieve such developments, step-1; at which we modify the architecture of the conventional microcontroller 8051 using hardware description language HDL. In the second step we modify the instruction set architecture (ISA) of mu C 8051. Such development improves the performance of the mu C including fast execution time, decrease machine code size, so decrease storage requirements and provide low power consumption. (C) 2013 Ain Shams University. Production and hosting by Elsevier B.V. All rights reserved.

Description

Accession Number: WOS:000216214300015

Keywords

University for Memory and Amdahl's law, ISA, mu C, VHDL, FPGA

Citation